

(An ISO 3297: 2007 Certified Organization) Vol. 3, Issue 6, June 2014

# A Survey on CORDIC Algorithm Implementations Using Different Number Format

Vipin Chandra S

PG Student, Department of Electronics & Communication Engineering, C.M.R.I.T, Bangalore, India

**ABSTRACT:** CORDIC (Coordinate Rotation Digital Computer) algorithm is to be utilized on computerized workstations to execute complex scientific operations and trigonometric functions. This calculation has been utilized for proficient execution of vector rotation operations in hardware. In present day workstation frameworks (military frameworks, restorative provisions, and so on.) complex scientific operations and trigonometric counts are generally utilized. It is executed simply by table look-up, shift and add operations. In this study, two architectures called FP-CORDIC and IQ-CORDIC have been conceived to actualize CORDIC calculation. These architectures have been acknowledged with IEEE-754 and IQ-Math number designs. Likewise they are contrasted concurring with execution time, process precision and fittings execution criteria on FPGA.

#### KEYWORDS:CORDIC, FPGA, IQ-Math, IEEE-754

### I. INTRODUCTION

In 1956, CORDIC (Coordinate Rotation Digital Computer) algorithm, found by Volder [6], was connected in numerous estimations, for example, trigonometric, linear, hyperbolic and logarithmic calculations. At present, the achievement of DSP calculations makes a solid impression, on account of FPGAs that have high performance and ability. This achievement gave the acknowledgment of numerous DSP algorithms on FPGA throughout the last a few years [1, 2, 3 and 4]. Today, the CORDIC algorithm is connected in the accompanying: digital signal processing, image processing, matrix algebra and so on. CORDIC algorithm acts as a cycle with the shift and add operations [7], it doesn't take much space on the hardware. In this way, it gives quick operation [7, 8].

CORDIC construction modelling might be executed effectively in today's systems, however can't be utilized viably because of the way that systems are not ready to work parallel. FPGA's are fit for working in parallel, is frequently utilized as a part of requisitions empowering CORDIC algorithm which has an iterative structure to be realized adequately.

A structural configuration to help like CORDIC design having the capacity to prepare exact results and to work correspondingly while it is continuously executed on FPGA, must be conceived [6,9]. Advanced requisitions need exact and flexible computing necessities. CORDIC constructionmodelling can't be attained by a few advanced systems because of the computational load of the system needed. In spite of the fact that there are numerous CORDIC design created by utilizing FPGA, CORDIC architecture is to be implemented by utilizing the "IQ-Math" number system that Texas C28x DSP family firm runs or by utilizing the IEEE-754 "Floating-Point Numbers" so as to attain the prerequisite said above [10,11].

The current form, IEEE 754 distributed in August 2008, incorporates about the majority of the first IEEE 754-1985 standard and the IEEE Standard for Radix-Independent Floating-Point Arithmetic (IEEE 854-1987). The IEEE Standard for Floating-Point Arithmetic (IEEE 754) is a specialized standard for floating-point processing made in 1985 by the Institute of Electrical and Electronics Engineers (IEEE). Various hardware floating point units utilize the IEEE 754 standard.



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 6, June 2014

In this study, two architectures named FP- CORDIC and IQ-CORDIC has been contrasted agreeing with execution time, process precision and equipment execution criteria on FPGA. Second area gives data about the number format. In the third segment CORDIC algorithm and its working standard are specified. The fourth segment introduces that CORDIC algorithm implementation is focused on FPGA. Area five incorporates future scope and concludes of the work.

### II. RELATED WORK

CORDIC or Coordinate Rotation Digital Computer is a simple and hardware-efficient algorithm for the implementation of various elementary, especially trigonometric, functions. Instead of using Calculus based methods such as polynomial or rational functional approximation, it uses simple shift, add, subtract and table look-up operations to achieve this objective. The CORDIC algorithm was first proposed by Jack E Volder in 1959. It is usually implemented in either Rotation mode or Vectoring mode. In either mode, the algorithm is rotation of an angle vector by a definite angle but in variable directions. This fixed rotation in variable direction is implemented through an iterative sequence of addition/subtraction followed by bit-shift operation. The final result is obtained by appropriately scaling the result obtained after successive iterations. Owing to its simplicity the CORDIC algorithm can be easily implemented on a VLSI system.

For a long time the field of Digital Signal Processing has been dominated by Microprocessors. This is mainly because they provide designers with the advantages of single cycle multiply-accumulate instruction as well as special addressing modes. Although these processors are cheap and flexible they are relatively slow when it comes to performing certain demanding signal processing tasks e.g. Image Compression, Digital Communication and Video Processing. Of late, rapid advancements have been made in the field of VLSI and IC design. As a result special purpose processors with custom-architectures have come up. Higher speeds can be achieved by these customized hardware solutions at competitive costs. To add to this, various simple and hardware-efficient algorithms exist which map well onto these chips and can be used to enhance speed and flexibility while performing the desired signal processing tasks.One such simple and hardware-efficient algorithm is CORDIC, an acronym for Coordinate Rotation Digital Computer, proposed by Jack E Volder.

CORDIC uses only Shift-and-Add arithmetic with table Look-Up to implement different functions. By making slight adjustments to the initial conditions and the LUT values, it can be used to efficiently implement Trigonometric, Hyperbolic, Exponential functions, Coordinate Transformations etc. using the same hardware. Since it uses only shift-add arithmetic, VLSI implementation of such an algorithm is easily achievable.FPGA provides the hardware environment in which dedicated processors can be tested for their functionality. They perform various high-speed operations that cannot be realized by a simple microprocessor. The primary advantage that FPGA offers is On-site programmability. Thus, it forms the ideal platform to implement and test the functionality of a dedicated processor designed using CORDIC algorithm.

### **III. NUMBER FORMATS**

IQ-Math number format: IQ-Math, fixed point number format utilized by the Firm Texas Instruments is indicated in Figure 1[1]. "S" denotes to the sign bit, "I" denotes to the integer place of the number and the fractional place of number is signified by 'Q'. If the sign bit is 0', the number is positive; else it is negative when the sign bit is '1'. Numbers are changed over into positive by taking two's complement. For instance, the change of the decimal number of 0.3 to the binary number system is shown below.

0.3x0.2=0.6 0 0.6x0.2=1.2 1 0.2x0.2=0.4 0



Fig 1 Representation of IQ-Math fixed-point number format



(An ISO 3297: 2007 Certified Organization)

#### Vol. 3, Issue 6, June 2014

| $N=-(2^{K+1})$ | $+\sum_{i=1}^{n} 2' I(i) +$ | $+\sum_{j=1}^{M} 2^{-j}Q(j)$ | (1) |
|----------------|-----------------------------|------------------------------|-----|
|                | 1=1                         | <i>j=</i> ]                  |     |

In equation (1) [1], 'N' denotes the real number, 'K' indicates the bit of integer place and the bit of decimal place is denoted by 'M'.

Addition: The signal flow outline of the IQ-Math number system addition is demonstrated in figure 2[1].

Additive function in this number format works as per the guidelines of the addition in binary format additive function. T' denotes the integer place and "Q" denotes the fractional place. In figure 2, integer place is showed on the left side, and decimal place is exhibited on the right side for each input. The 32-bit inputs are divided into two 24-bit and 8-bit numbers. At last, the carry that is gotten from the sum of the variables 'Q ( $Q_{carry}$ )' and T' variables values that is kept are added. The results, two variables called  $T_{ans}$ ' and ' $Q_{ans}$ ' are kept. Any overflow addition is not considered.  $Q_{ans}$  is of 24-bits and  $T_{ans}$  is of 8-bits

Multiplication: Fundamentally IQ-Math number of the multiplication algorithm is the same fractional number multiplication. The signal flow chart of the IQ- Math number system multiplication is indicated in figure 3[1].

In multiplication, the numbers given as input to the biggest valence bit is checked. In the event that this bit is logically '1', the number is negative, otherwise positive. In the event that the number is negative, two's inverse of the number as indicated in figure 3 and it is made a positive number by adding '1'. Then multiply the two numbers in base-2 numeral system. Anyhow the number of 64-bit happens when the 32-bit two numbers in base-2 numeral system are multiplied. So that, 64-bit 'mc' register is kept as a result of the multiplication. Value in register two's complements if any of the numbers from the input is negative. At long last, the most significant of the 32-bit number to 64-bit number for calculations is taken and is given out as the output.



Fig 2. The signal flow chart of the IQ-Math number systemFig 3. The signal flow chart of the IQ-Math number system multiplication

IEEE-754 Floating point number format: Realized with the extent of past studies, the IEEE-754 Floating-Point Number Format addition/subtraction and multiplication [13] is optimized and utilized as a part of this study. In equation (2) [1] floating-point number format is given. In this formula, it is exhibited that 's' demonstrates sign bit, 'e' indicates exponent of number and 'f shows multiplier expression.



(An ISO 3297: 2007 Certified Organization)

### Vol. 3, Issue 6, June 2014



Unquestionably the number is resolved firstly by the addition of the floating-point numbers and the small number with the upper part of number synchronized as equations (3)[1].

| $N_1 = (-1)^{s_1} 2^{s_1 - \delta i \sigma s} (1.f_1)$                          |     |
|---------------------------------------------------------------------------------|-----|
| $N_2 = (-1)^{s_2} 2^{\epsilon_1 - b \mu s} (1.f_2) 2^{\epsilon_1 - \epsilon_2}$ | (3) |

The aggregate estimation of two decimal numbers summation is gotten as in equation (4)[1]. If the sum of multiples is greater or equal to 2, the total is written as in equation (5)[1]. Subtraction is like addition.

| $N_{am} = (-1)^{i_1} 2^{e_1 - bias} \left[ (1.f_1) + (1.f_1) 2^{e_1 - e_2} \right]$                 | (4) |
|-----------------------------------------------------------------------------------------------------|-----|
| $N_{atts} = (-1)^{s_1} 2^{s_1 - biat + 1} \left[ \frac{(1.f_1) + (1.f_2) 2^{s_1 - s_2}}{2} \right]$ | (5) |

Floating-point multiplication is given in equation (6)[1].

| $N_{avs} = (-1)^{s_1 \otimes s_2} 2^{e_1 + e_2 - bias} [1.f_1 \times 1.f_2]$                               | (6) |
|------------------------------------------------------------------------------------------------------------|-----|
| $N_{atti} = (-1)^{s_1 \otimes s_2} 2^{s_1 + s_2 - b_{barr+1}} \left[ \frac{1.f_1 \times 1.f_2}{2} \right]$ | (7) |

As on account of addition, if the whole of products is more than or equivalent to 2, the total is achieved like in equation (7)[1].

### **IV. CORDIC ALGORITHM**

CORDIC algorithm is a strategy for shifting the coordinate system of vectors until it is introduced at the angle between two vectors on the X-Y axis. The angle is computed by shifting and adding operations the X-Y axis. The operation mode of CORDIC algorithm is demonstrated in Figure 4[1].



Fig 4. CORDIC Algorithm



(An ISO 3297: 2007 Certified Organization)

Vol. 3, Issue 6, June 2014

| $\begin{bmatrix} X_{n+1} \end{bmatrix}_{-}$ | 000 0           | [1              | $-\tan\theta_n$ | $\begin{bmatrix} X_n \end{bmatrix}$ |     |
|---------------------------------------------|-----------------|-----------------|-----------------|-------------------------------------|-----|
| $\left[Y_{n+1}\right]^{=}$                  | $\cos \theta_n$ | $\tan \theta_n$ | 1               | Y <sub>n</sub>                      | (8) |

Angle value at each step can be calculated as follows. The sum of all the angles in steps should give the angle of rotation  $\theta$ .

| $\theta_n = \arctan(\frac{1}{2^n})$         | (9)  |
|---------------------------------------------|------|
| $\sum_{n=0}^{\infty} S_n \theta_n = \theta$ | (10) |

Here,  $S_n = \{-1, +1\}$  and in accordance with the above equations, the value of tan  $\theta_n$  is; tan  $\theta_n = S_n 2^{-n}$ .

| v 1                             | $-S_n 2^{-n}$                                       | X <sub>n</sub>                                                        |                                                                                                                |
|---------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| $K_n \left[ S_n 2^{-n} \right]$ | 1                                                   | $Y_n$                                                                 | (11)                                                                                                           |
|                                 | $K_n \begin{bmatrix} 1 \\ S_n 2^{-n} \end{bmatrix}$ | $K_n \begin{bmatrix} 1 & -S_n 2^{-n} \\ S_n 2^{-n} & 1 \end{bmatrix}$ | $K_n \begin{bmatrix} 1 & -S_n 2^{-n} \\ S_n 2^{-n} & 1 \end{bmatrix} \begin{bmatrix} X_n \\ Y_n \end{bmatrix}$ |

An example of the operation mode of CORDIC Algorithm is shown in Table 1[1] briefly.

Example:  $\beta$ =37.38° Q<sub>n</sub>=tan<sup>-1</sup>(2<sup>-n</sup>) n={0,1,2...}

| tan(Q <sub>n</sub> )     | Lookup Table | Process Steps                |
|--------------------------|--------------|------------------------------|
| 2-0=1                    | 45           | 45.0 (> 37.38)               |
| 2'=0.5                   | 26.6         | 45.0-26.6=18.4 (<37.38)      |
| 2*2=0.25                 | 14.0         | 18.4 + 14.0 = 32.4 (< 37.38) |
| 23=0.125                 | 7.1          | 32.4 + 7.1 = 39.5 (> 37.38)  |
| 24=0.0625                | 3.6          | 39.5 - 3.6 = 35.9 (< 37.38)  |
| 2 <sup>-5</sup> =0.03125 | 1.8          | 35.9+1.8=37.7 (>37.38)       |
| 2*=0.015625              | 0.9          | 37.7-0.9 = 36.8 (<37.38)     |

Table 1. Order of process

### V. CORDIC IMPLEMENTATION ON FPGA

The main phase of realization of CORDIC Algorithm on FPGA is to focus the number format to be utilized by the system [10]. calculation of complex mathematical operations, for example, CORDIC normally needs a larger range of numbers. Besides, it is desirable over use floating-point numbers because of their dynamic representation [14]. On the other hand, in spite of their numerous preferences, provisions actualized with floating-point numbers work slower than the ones in fixed-point number. Likewise, requisitions realized with floating-point numbers format utilize a considerable amount of hardware resources of FPGAs [15]. In this study, CORDIC algorithm is tested with both number formats and the results are given in this area by correlation. The flow chart of the realization of a CORDIC algorithm on FPGA utilizing IQ-Math number format is shown in Figure 5[1].



(An ISO 3297: 2007 Certified Organization)

Vol. 3, Issue 6, June 2014



Fig 5. The flow chart of the implementation of a CORDIC algorithm on FPGA using IQ-Math number format

To begin with, the plot is checked whether the value is positive. At that point, it is determined to which region the angle belongs in the x-y plane. Angle value is scrolled to the region I or region II, III or IV. At last, the angle value is compared with epsilon values in the lookup tables. As a consequence of the correlation, the coordinate estimations of the angle are gotten. The coordinate values are acquired by the formula given below:

 $input_{i+1} = input_i - d_i * epsilon(i-1)$ 

 $x_{i+1} = x_i - y_i * d_i * 2^{-i}$  $y_{i+1} = y_i - x_i * d_i * 2^{-i}$ 

Here, d = +1 is taken if the input value is positive, otherwise it is taken as d = -1.

The results of the implementation of the CORDIC algorithmon FPGA using Floating-point and IQ-Math number formatand the part of values in Mat lab are shown in Table 2 (a), Table 2 (b) and Table 2 (c) [1].

|        | IEEE-754     | (FPGA)       |        | IQ-Mat       | h(FPGA)       |        | Ma           | tlab         |
|--------|--------------|--------------|--------|--------------|---------------|--------|--------------|--------------|
| Angle  | C05          | sin          | Angle  | C05          | sin           | Angle  | C05          | sin          |
| 61.25  | 0.481014043  | 0.876713037  | 61.25  | 0.481013298  | 0.876713037   | 61.25  | 0.4810140708 | 0.876712864  |
| 146.60 | -0.834836006 | 0.550498723  | 146.60 | -0.834835290 | 0.550499200   | 146.60 | -0.834836074 | 0.550498602  |
| 230.25 | -0.639433562 | -0.768846452 | 230.25 | -0.639433622 | -0.768845796  | 230.25 | -0.639433495 | -0.768846400 |
| 287.21 | 0.295843660  | -0.955236494 | 287.21 | 0.295843124  | -0.9552364349 | 287.21 | 0.295843696  | -0.955236352 |
| 360.00 | 0.9999997019 | 0.000012937  | 360.00 | 0.999999761  | -0.000013589  | 360.00 | 0.999999991  | 0.000012922  |
|        | (a)          |              |        | (b)          |               |        | (c)          | A            |

Table II. The results of the CORDIC algorithm implemented on FPGA and MATLAB using Floating-Point and IQ-Math number format.

| Logic Cultation               | Utilization on I           | FPGA(estimated<br>lue)              |                              | Mean-Square | Errors (MSE)   |             |
|-------------------------------|----------------------------|-------------------------------------|------------------------------|-------------|----------------|-------------|
|                               | Used<br>H0Q22 /<br>IEEE754 | Utilization<br>110Q22 /<br>IEEE-754 | IEEE-754 Cordic<br>Algorithm |             | IQ-Math Cordic |             |
| Number of Slices              | 808/2726                   | %17/58                              |                              |             | Algorithm      |             |
| Number of Slice<br>Flip Flops | 284/260                    | %3/2                                |                              |             |                |             |
| Number of 4 input             | 1569/5081                  | %16/54                              | COS                          | Sin         | COS            | Sin         |
| LUTS                          |                            |                                     | 0.2400,000                   | 0 (202, 000 | 2 2224 . 005   | 2.0421-004  |
| Number of<br>GCLKs            | 1/1                        | %4/4                                | 9.3408e-008                  | 8.6507e-008 | 7.7376e-005    | 2.0431e-004 |

Table III. The rates of hardware resources utilization that the CORDIC architecture of IQ-Math and floating point uses on Spartan3E FPGA Table IV. Mean-square errors (mse) obtained by being compared to the results belonging to cordic algorithm with the results of IEEE-754 and IQ-Math architecture.



(An ISO 3297: 2007 Certified Organization)

#### Vol. 3, Issue 6, June 2014

As per the results acquired in the table 3[1] above the implementation of the CORDIC algorithm on FPGA utilizing Floating-point number format has produced more delicate results than IQ-Math number design. In the investigation of IQ-Math, process correctness is 2.3842E-007 while in the investigation of IEEE-754, methodology process accuracy is 1.4E-45.

Table 3 shows the results of synthesis FPGA module realized with I10Q22 number format and Floating-point number format. The application is created with Xilinx ISE 10.1 product and it is executed by utilizing a Xilinx Xc3s500e-5fg320 FPGA chip which belongs to the group of Spartan 3E.

### V. CONCLUSION

Imperativeness of the number formats goes to the cutting edge when calculations like CORDIC including complex scientific operations are constantly realized [10]. As might be seen in Table 3, when compared with the floating-point number format, architecture realized with IQ-Math number format covers less space; hence, less resource are utilized on FPGA. Moreover, architecture implemented with IQ-Math number format gives quicker results in terms of preparing time when contrasted with the floating-point numbers. Yet as indicated in Table 4[1], the floating-point number format gives more exact results when contrasted with IQ-Math number format.

#### REFERENCES

- B Kir, Al Tuncu, M.A, Sahin, S, "FPGA based implementation of CORDIC using different number format", International Conference onTechnological Advances in Electrical, Electronics and Computer Engineering (TAEECE), 2013, 9-11 May 2013, ISBN: 978-1-4673-5612-1, Pages 444-448.
- [2]. P. I. Graumann and L. E. Turner, "Implementing Digital Signal Processing Algorithms Using Pipelined Bit-Serial Arithmetic and Field Programmable Gate Arrays," First International ACM/SIGDA Workshop on Field Programmable Gate Arrays (FPGA), pp. 123-128,1992
- [3]. J.Isoaho, I. Pasanen, O. Vainio, and H. Tenhunen "DSP System Integration and Prototyping with FPGAs," Journal of VLSI Signal Processing, vol. 6, pp. ISS -172, 1993.
- [4]. M. Wahab and D. Puckey, "FPGA-Based DSP Systems," Abindon EE&CS books, 2nd ed., W. R. Moore and W. Luk, 1994.
- [5]. R.J. Petersen and B. Hutchings, "An Assessment of the Suitability of FPGA-Based Systems for Use in DSPs ", Lecture Notes in Computer Science, Berlin, Germany: Springer-Verlag, 1995, pp. 293.
- [6]. M. J. Beauchamp, S. Hauck, K. D. Underwood and K. S. Hemmert,"Embedded floating-point units in FPGAs," Proceedings of the 2006ACM/SIGDA 14th International Symposium on Field Programmable Gate Arrays, pp. 12-20, February 2006.
- Y. Hu, "CORDIC-Based VLSI Architectures for Digital Signal Processing," IEEE Signal Processing Magazine, vol. 9, pp. 16-35, July 1992.
  K. D. Underwood, "FPGAs vs. CPUs: Trends in Peak Floating-Point Performance," Proceedings of the ACM International Symposium on Field Programmable Gate Arrays, Monterey, CA, February 2004.
- [9]. Y. Hu, "CORDIC-Based VLSI Architectures for Digital Signal Processing," IEEE Signal Processing Magazine, vol. 9, pp. 16-35,1992.
- [10]. S. Sahin, S. Dikmese, A. Kavak, "Which Number Format to Use for Baseband Wimax Modem Implementation on an FPGA ", Communication and Applications Conference, SIU, pp. 1-4,2008.
- [11]. A. Sahin, A. Kavak, Y. Becerikli, H. E. Demiray, "Implementation of floating point arithmetic using an FPGA," Mathematical Methods in Engineering, pp. 445-453, 2007.
- [12]. M. A. Cavuslu, C. Karakuzu, S. Sahin, M. Yakut, "Neural network training based on FPGA with floating point number format and its performance," Neural Comput&Applic, pp. 195-202,2011.
- [13]. I. Az, S. Sahin, M. A. Cavuslu, "H1Zh Fourier VeTers H1Z11 FourierD6niiiimlerinin Fpga'daDonallImsalOlarakGergeklenmesi ", SIU,IEEE 15th, pp. 1-4, 2007.
- [14]. D. M. Munoz, D. F. Sanchez, C. H. Llanos, M. Ayala-Rinc6n, "Fpga Based Floating-Point Library for CORDIC Algorithms," Southern Conference on Programmable Logic SPL, IEEE, pp. 55 60, 2010.
- [15]. R. Andraka, "A Survey of CORDIC Algorithms for FPGA Based Computers," ACM 0-89791-978-5/98/01, pp. 191-200, 1998.